Toggle navigation
Institute
IISc Bangalore
IIT Bombay
IIT Delhi
IIT Guwahati
IIT Kanpur
IIT Kharagpur
IIT Madras
IIT Roorkee
Discipline
Aerospace Engineering
Atmospheric Science
Basic courses
Biotechnology
Chemical Engineering
Chemistry and Biochemistry
Civil Engineering
Computer Science and Engineering
Electrical Engineering
Electronics & Communication Engineering
Engineering Design
General
Humanities and Social Sciences
Management
Mathematics
Mechanical Engineering
Home
Electronics & Comm. Eng.
NOC:Digital Circuits and Syste..
Lecture# 10
'K-Map with Don't cares' Video Lecture
K-Map with Don't cares
Course
:
NOC:Digital Circuits and Systems
Discipline
:
Electronics and Communication Engineering
Faculty
: Prof. Shankar Balachandran
Institute
:
IIT Madras
K-Map with Don't cares
- Browse through
NOC:Digital Circuits and Systems (Electronics and Communication Engineering)
Video Lectures by
Prof. Shankar Balachandran
from
IIT Madras
through NPTEL.
Course
:
NOC:Digital Circuits and Systems
Discipline
:
Electronics and Communication Engineering
Faculty
: Prof. Shankar Balachandran
Institute
:
IIT Madras
NEXT LECTURE >>
Multiple Output Functions
Download this video in MP4, FLV & 3GP formats
Format
Size
Download
MP4
40 MB
MP4 Video Download Link 1
FLV
30 MB
FLV Video Download Link 1
3gp
31 MB
3gp Video Download Link 1
Search Courses by Discipline & Institute
Search Courses
Discipline
All Disciplines
Aerospace Engineering
Atmospheric Science
Basic courses
Biotechnology
Chemical Engineering
Chemistry and Biochemistry
Civil Engineering
Computer Science and Engineering
Electrical Engineering
Electronics and Communication Engineering
Engineering Design
General
Humanities and Social Sciences
Management
Mathematics
Mechanical Engineering
Institute
All Institutes
IISc Bangalore
IIT Bombay
IIT Delhi
IIT Guwahati
IIT Kanpur
IIT Kharagpur
IIT Madras
IIT Roorkee
SASTRA University
Search
Course Video Lectures
Introduction
Basic Boolean Logic
Boolean Theorems
Definitions, SoP and Pos
Algebraic Minimization Examples
Introduction to Verilog
Universality, Rearranging Truth Tables
Karnaugh Maps
K-Map Minimization
K-Map with Don't cares
Multiple Output Functions
Number Systems
Encoders and Decoders
Multiplexers
Multiplexer based Circuit Design
Verilog
Compiling and Running Verilog - A Demonstrati..
Sequential Elements
Gated Latches
Flipflops
Verilog - Assign Statement and Instantiation
Sequential Circuits
CMOS+Electrical Properties
Delays
Sequential Element Delays
More Sequential Circuits
Introduction to State Machines
Always Statement in Verilog
Sequential Logic Synthesis
FSM Design Problems
State Minimization
State Assignment
Timing Sequential Circuits
Verilog Styles + Sequential Elements
GCD Algorithm
GCD Machines Datapath
GCD State Machine
GCD Top Level Module
Datapath in Verilog
Datapath Elements in Verilog
FSM in Verilog
Putting it all together
Pipelining
K-stage Pipeline
Interleaving and Parallelism
Blocking and Non-blocking Statements
Modeling Circuits with Pipelining
Signed Number Representation
Signed Number Addition
Adder/Subtracter
Fast Adders
Multiplication
Closing Remarks
2015. EngineeringVideoLectures.com